# Design of 1-bit full adder using CMOS mirror logic

Darshan Datta Naik, RV College of Engineering, Bengaluru 16 January 2022

### **Abstract**

Adders are one of the main components of majority of circuits and find their application in ALU's, microprocessors, DSP processors. A 1-bit full adder using CMOS mirror logic is designed and implemented in this paper. The implementation will be done in 28nm technology node using Synopsys tools. The reference waveforms [Figure2] will be verified with actual waveforms obtained from simulation.

Keywords— pull-up network, pull-down network, PMOS, CMOS, CMOS inverter,

## REFERENCE CIRCUIT DETAILS

A one bit full adder has two circuit blocks, with three inputs and two outputs, one block generates the sum output and the other generates the carry output.

The carry output is generated using the expression

$$Cout = A.B + Cin.(A+B)$$

The pull-down network of carry block with three inputs consisting of only NMOS is designed based on CMOS logic and the pull-up network consisting of only PMOS will be exact mirror image of the pull-down network. The output obtained will be in inverted form (Cout)' which will be fed to CMOS inverter to obtain the Cout.

The sum output is generated using the expression

$$Sum = A.B.Cin + (Cout)'.(A+B+Cin)$$

The sum output can be obtained using the inverted Cout obtained from previous carry block which reduces the number of transistors in the circuit. The pull-down network of sum block with four inputs consisting of only NMOS is designed based on CMOS logic with (Cout)' as fourth input and the pull-up network consisting of only PMOS will be exact mirror image of the pull-down network. The output obtained will be in inverted form (Sum)' which will be fed to CMOS inverter to obtain the Sum.

#### **BLOCK DIAGRAM**



## Reference Circuit



Figure 1: Reference Circuit Diagram [1]

## Reference Waveforms



Figure 2: Reference waveform

#### REFERENCES

- Suresh Kumar, Paramasivam, "Energy efficient low-power full-adder by 65 nmCMOS", Concurrency Computat Pract Exper. 2018;e4741. DOI: 10.1002/cpe.4741
- [2] Eli Lyons, Vish Ganti, Rich Goldman, Vazgen Melikyan and Hamid Mahmoodi,"Full-Custom Design Project for Digital VLSI and IC Design Courses using Synopsys Generic 90nm CMOS Library" Conference Paper, DOI: 10.1109/MSE.2009.5270834, Source: IEEE Xplore, August 2009